A 1.5 Gbps Transceiver Chipset in 0.13-mu m CMOS for Serial Digital Interface
- 주제(키워드) CMOS , digital interface , equalization , pre-emphasis , receiver , serial links , transmitter
- 등재 SCIE, SCOPUS, KCI등재
- 발행기관 IEEK PUBLICATION CENTER
- 발행년도 2017
- URI http://www.dcollection.net/handler/ewha/000000147273
- 본문언어 영어
- Published As http://dx.doi.org/10.5573/JSTS.2017.17.4.552
- 저작권 이화여자대학교 논문은 저작권에 의해 보호받습니다.
초록/요약
This paper presents a transceiver chipset realized in a 0.13-mu m CMOS technology for serial digital interface of video data transmission, which compensates the electrical cable loss of 45 dB in maximum at 1.5 Gbps. For the purpose, the TX equips pre-emphasis in the main driver by utilizing a D-FF with clocks generated from a wide-range tuning PLL. In RX, two-stage continuous-time linear equalizers and a limiting amplifier are exploited as a front-end followed by a 1/8-rate CDR to retime the data with inherent 1:8 demultiplexing function. Measured results demonstrate data recovery from 270 Mbps to 1.5 Gbps. The TX consumes 104 mW from 1.2/3.3-V supplies and occupies the area of 1.485 mm(2), whereas the RX dissipate 133 mW from a 1.2-V supply and occupies the area of 1.44 mm(2).
more